NVIDIA is a company that specializes in GPU-accelerated computing and artificial intelligence (AI)
Founded in 1993 by Jensen Huang, Chris Malachowsky, and Curtis Priem, NVIDIA’s name is a combination of the Latin word invidia (envy) and the acronym NV (next vision).
Role :
ASIC Engineer
NOTE :
APPLY ASAP
LOCATION:
BANGALORE
What you’ll be doing:
- Work on hardware models of different levels of extraction, including performance models, RTL test benches and emulators to find performance bottlenecks in the system.
- Work closely with the architecture and design teams to explore architecture trade-offs related to system performance, area, and power consumption.
- Understand key performance use cases or the product. Develop workloads and test suites targeting graphics, machine learning, automotive, video, compute vision applications running on our products.
- You will be responsible to make architectural trade-offs based on feature/performance/power requirements, analyse system implications, come up with the micro-architecture, implement RTL, drive the verification, close timing, and support silicon validation.
- Developing test plans, tests and verification infrastructure for complex IP’s/sub-system/SOC’s.
- Creating verification environment using UVM methodology and reusable bus functional models, monitors, checkers and scoreboards.
- Driving functional coverage driven verification closure.
- Develop and enhance timing analysis/signoff work-flow from frontend (pre-layout) to backend (post-layout) at both chip and block level.
- Develop custom timing scripts using tcl/primetime for clock skew analysis, special circuits such as clock dividers, core logic <-> IO macros interfaces such as PCI-E, Frame-Buffer/Memory, HDMI, etc.
- Chip level Integration, physically partitioning and floor planning along with Physical Verification and EM IR Drop
- You will be responsible for the design and implementation of state-of-the-art designs in test access mechanisms, IO BIST, memory BIST and scan compression.
- In addition, you will help develop and deploy DFT methodologies for our next generation products.
- Be apart of innovation to strive improve the quality of DFT methods.
- Work with architects, designers and post-silicon teams.
What we need to see:
- BTech/MTech with 2+ years of experience in micro-architecture, RTL development of complex designs.
- Possess strong digital design fundamentals.
- Preferably have a deep understanding of ASIC design flow including RTL design, verification, logic synthesis, prototyping, DFT, timing analysis, floor planning, ECO, bring up and lab debug is a prerequisite for this role.
- If you have experience in at least a few of the following skills, we will have an excellent match for our needs:
- GPU / CPU / SOC Performance verification and analysis.
- CPU, Memory controller, Bus Interconnect, Cache coherency
- IP / SOC Design, Micro-architecture across High Speed IO controller (UFS/PCIE/ XUSB), Network on Chip / 10G Ethernet MAC and (or) Switch
- IP / SOC
- Graphics Processing Unit (GPU Design & Verification)
- BOOT and Power management features for complex SOC’s
- FPGA Prototype with prior experience in HAP
- Good debugging and analytical skills.
- Good interpersonal skills and ability to work as an excellent teammate
- Excellent communication skills to collaborate with cross-cultural teams and work in a matrix organization
JOIN OUR TELEGRAM GROUP : CLICK HERE
JOIN OUR WHATSAPP CHANNEL : CLICK HERE
IMPORTANT!
All Company names , logos , and brands are the Intellectual Property of their respective owners. All company , product , and service names used in this website are for identification purposes only.
We are not associated with any company/agency/agent whose jobs posted on www.corporatefresherjobs.com . We are just an information provider for job openings. Read our Terms & Conditions and Privacy Policy for more information.